提交 | 用户 | age
|
bfc108
|
1 |
/**
|
Q |
2 |
******************************************************************************
|
|
3 |
* @file stm32f0xx_hal_flash_ex.h
|
|
4 |
* @author MCD Application Team
|
|
5 |
* @brief Header file of Flash HAL Extended module.
|
|
6 |
******************************************************************************
|
|
7 |
* @attention
|
|
8 |
*
|
|
9 |
* <h2><center>© COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
|
|
10 |
*
|
|
11 |
* Redistribution and use in source and binary forms, with or without modification,
|
|
12 |
* are permitted provided that the following conditions are met:
|
|
13 |
* 1. Redistributions of source code must retain the above copyright notice,
|
|
14 |
* this list of conditions and the following disclaimer.
|
|
15 |
* 2. Redistributions in binary form must reproduce the above copyright notice,
|
|
16 |
* this list of conditions and the following disclaimer in the documentation
|
|
17 |
* and/or other materials provided with the distribution.
|
|
18 |
* 3. Neither the name of STMicroelectronics nor the names of its contributors
|
|
19 |
* may be used to endorse or promote products derived from this software
|
|
20 |
* without specific prior written permission.
|
|
21 |
*
|
|
22 |
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
|
|
23 |
* AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
|
24 |
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
|
|
25 |
* DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
|
|
26 |
* FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
|
|
27 |
* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
|
|
28 |
* SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
|
|
29 |
* CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
|
|
30 |
* OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
31 |
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
32 |
*
|
|
33 |
******************************************************************************
|
|
34 |
*/
|
|
35 |
|
|
36 |
/* Define to prevent recursive inclusion -------------------------------------*/
|
|
37 |
#ifndef __STM32F0xx_HAL_FLASH_EX_H
|
|
38 |
#define __STM32F0xx_HAL_FLASH_EX_H
|
|
39 |
|
|
40 |
#ifdef __cplusplus
|
|
41 |
extern "C" {
|
|
42 |
#endif
|
|
43 |
|
|
44 |
/* Includes ------------------------------------------------------------------*/
|
|
45 |
#include "stm32f0xx_hal_def.h"
|
|
46 |
|
|
47 |
/** @addtogroup STM32F0xx_HAL_Driver
|
|
48 |
* @{
|
|
49 |
*/
|
|
50 |
|
|
51 |
/** @addtogroup FLASHEx
|
|
52 |
* @{
|
|
53 |
*/
|
|
54 |
|
|
55 |
/** @addtogroup FLASHEx_Private_Macros
|
|
56 |
* @{
|
|
57 |
*/
|
|
58 |
#define IS_FLASH_TYPEERASE(VALUE) (((VALUE) == FLASH_TYPEERASE_PAGES) || \
|
|
59 |
((VALUE) == FLASH_TYPEERASE_MASSERASE))
|
|
60 |
|
|
61 |
#define IS_OPTIONBYTE(VALUE) ((VALUE) <= (OPTIONBYTE_WRP | OPTIONBYTE_RDP | OPTIONBYTE_USER | OPTIONBYTE_DATA))
|
|
62 |
|
|
63 |
#define IS_WRPSTATE(VALUE) (((VALUE) == OB_WRPSTATE_DISABLE) || \
|
|
64 |
((VALUE) == OB_WRPSTATE_ENABLE))
|
|
65 |
|
|
66 |
#define IS_OB_DATA_ADDRESS(ADDRESS) (((ADDRESS) == OB_DATA_ADDRESS_DATA0) || ((ADDRESS) == OB_DATA_ADDRESS_DATA1))
|
|
67 |
|
|
68 |
#define IS_OB_RDP_LEVEL(LEVEL) (((LEVEL) == OB_RDP_LEVEL_0) ||\
|
|
69 |
((LEVEL) == OB_RDP_LEVEL_1))/*||\
|
|
70 |
((LEVEL) == OB_RDP_LEVEL_2))*/
|
|
71 |
|
|
72 |
#define IS_OB_IWDG_SOURCE(SOURCE) (((SOURCE) == OB_IWDG_SW) || ((SOURCE) == OB_IWDG_HW))
|
|
73 |
|
|
74 |
#define IS_OB_STOP_SOURCE(SOURCE) (((SOURCE) == OB_STOP_NO_RST) || ((SOURCE) == OB_STOP_RST))
|
|
75 |
|
|
76 |
#define IS_OB_STDBY_SOURCE(SOURCE) (((SOURCE) == OB_STDBY_NO_RST) || ((SOURCE) == OB_STDBY_RST))
|
|
77 |
|
|
78 |
#define IS_OB_BOOT1(BOOT1) (((BOOT1) == OB_BOOT1_RESET) || ((BOOT1) == OB_BOOT1_SET))
|
|
79 |
|
|
80 |
#define IS_OB_VDDA_ANALOG(ANALOG) (((ANALOG) == OB_VDDA_ANALOG_ON) || ((ANALOG) == OB_VDDA_ANALOG_OFF))
|
|
81 |
|
|
82 |
#define IS_OB_SRAM_PARITY(PARITY) (((PARITY) == OB_SRAM_PARITY_SET) || ((PARITY) == OB_SRAM_PARITY_RESET))
|
|
83 |
|
|
84 |
#if defined(FLASH_OBR_BOOT_SEL)
|
|
85 |
#define IS_OB_BOOT_SEL(BOOT_SEL) (((BOOT_SEL) == OB_BOOT_SEL_RESET) || ((BOOT_SEL) == OB_BOOT_SEL_SET))
|
|
86 |
#define IS_OB_BOOT0(BOOT0) (((BOOT0) == OB_BOOT0_RESET) || ((BOOT0) == OB_BOOT0_SET))
|
|
87 |
#endif /* FLASH_OBR_BOOT_SEL */
|
|
88 |
|
|
89 |
|
|
90 |
#define IS_OB_WRP(PAGE) (((PAGE) != 0x0000000U))
|
|
91 |
|
|
92 |
#define IS_FLASH_NB_PAGES(ADDRESS,NBPAGES) ((ADDRESS)+((NBPAGES)*FLASH_PAGE_SIZE)-1 <= FLASH_BANK1_END)
|
|
93 |
|
|
94 |
#define IS_FLASH_PROGRAM_ADDRESS(ADDRESS) (((ADDRESS) >= FLASH_BASE) && ((ADDRESS) <= FLASH_BANK1_END))
|
|
95 |
|
|
96 |
/**
|
|
97 |
* @}
|
|
98 |
*/
|
|
99 |
|
|
100 |
/* Exported types ------------------------------------------------------------*/
|
|
101 |
/** @defgroup FLASHEx_Exported_Types FLASHEx Exported Types
|
|
102 |
* @{
|
|
103 |
*/
|
|
104 |
/**
|
|
105 |
* @brief FLASH Erase structure definition
|
|
106 |
*/
|
|
107 |
typedef struct
|
|
108 |
{
|
|
109 |
uint32_t TypeErase; /*!< TypeErase: Mass erase or page erase.
|
|
110 |
This parameter can be a value of @ref FLASHEx_Type_Erase */
|
|
111 |
|
|
112 |
uint32_t PageAddress; /*!< PageAdress: Initial FLASH page address to erase when mass erase is disabled
|
|
113 |
This parameter must be a number between Min_Data = FLASH_BASE and Max_Data = FLASH_BANK1_END */
|
|
114 |
|
|
115 |
uint32_t NbPages; /*!< NbPages: Number of pagess to be erased.
|
|
116 |
This parameter must be a value between Min_Data = 1 and Max_Data = (max number of pages - value of initial page)*/
|
|
117 |
|
|
118 |
} FLASH_EraseInitTypeDef;
|
|
119 |
|
|
120 |
/**
|
|
121 |
* @brief FLASH Options bytes program structure definition
|
|
122 |
*/
|
|
123 |
typedef struct
|
|
124 |
{
|
|
125 |
uint32_t OptionType; /*!< OptionType: Option byte to be configured.
|
|
126 |
This parameter can be a value of @ref FLASHEx_OB_Type */
|
|
127 |
|
|
128 |
uint32_t WRPState; /*!< WRPState: Write protection activation or deactivation.
|
|
129 |
This parameter can be a value of @ref FLASHEx_OB_WRP_State */
|
|
130 |
|
|
131 |
uint32_t WRPPage; /*!< WRPPage: specifies the page(s) to be write protected
|
|
132 |
This parameter can be a value of @ref FLASHEx_OB_Write_Protection */
|
|
133 |
|
|
134 |
uint8_t RDPLevel; /*!< RDPLevel: Set the read protection level..
|
|
135 |
This parameter can be a value of @ref FLASHEx_OB_Read_Protection */
|
|
136 |
|
|
137 |
uint8_t USERConfig; /*!< USERConfig: Program the FLASH User Option Byte:
|
|
138 |
IWDG / STOP / STDBY / BOOT1 / VDDA_ANALOG / SRAM_PARITY
|
|
139 |
This parameter can be a combination of @ref FLASHEx_OB_IWatchdog, @ref FLASHEx_OB_nRST_STOP,
|
|
140 |
@ref FLASHEx_OB_nRST_STDBY, @ref FLASHEx_OB_BOOT1, @ref FLASHEx_OB_VDDA_Analog_Monitoring and
|
|
141 |
@ref FLASHEx_OB_RAM_Parity_Check_Enable */
|
|
142 |
|
|
143 |
uint32_t DATAAddress; /*!< DATAAddress: Address of the option byte DATA to be programmed
|
|
144 |
This parameter can be a value of @ref FLASHEx_OB_Data_Address */
|
|
145 |
|
|
146 |
uint8_t DATAData; /*!< DATAData: Data to be stored in the option byte DATA
|
|
147 |
This parameter must be a number between Min_Data = 0x00 and Max_Data = 0xFF */
|
|
148 |
} FLASH_OBProgramInitTypeDef;
|
|
149 |
/**
|
|
150 |
* @}
|
|
151 |
*/
|
|
152 |
|
|
153 |
/* Exported constants --------------------------------------------------------*/
|
|
154 |
/** @defgroup FLASHEx_Exported_Constants FLASHEx Exported Constants
|
|
155 |
* @{
|
|
156 |
*/
|
|
157 |
|
|
158 |
/** @defgroup FLASHEx_Page_Size FLASHEx Page Size
|
|
159 |
* @{
|
|
160 |
*/
|
|
161 |
#if defined(STM32F030x6) || defined(STM32F030x8) || defined(STM32F031x6) || defined(STM32F038xx) \
|
|
162 |
|| defined(STM32F051x8) || defined(STM32F042x6) || defined(STM32F048xx) || defined(STM32F058xx) || defined(STM32F070x6)
|
|
163 |
#define FLASH_PAGE_SIZE 0x400U
|
|
164 |
#endif /* STM32F030x6 || STM32F030x8 || STM32F031x6 || STM32F051x8 || STM32F042x6 || STM32F048xx || STM32F058xx || STM32F070x6 */
|
|
165 |
|
|
166 |
#if defined(STM32F071xB) || defined(STM32F072xB) || defined(STM32F078xx) || defined(STM32F070xB) \
|
|
167 |
|| defined(STM32F091xC) || defined(STM32F098xx) || defined(STM32F030xC)
|
|
168 |
#define FLASH_PAGE_SIZE 0x800U
|
|
169 |
#endif /* STM32F071xB || STM32F072xB || STM32F078xx || STM32F091xC || STM32F098xx || STM32F030xC */
|
|
170 |
/**
|
|
171 |
* @}
|
|
172 |
*/
|
|
173 |
|
|
174 |
/** @defgroup FLASHEx_Type_Erase FLASH Type Erase
|
|
175 |
* @{
|
|
176 |
*/
|
|
177 |
#define FLASH_TYPEERASE_PAGES (0x00U) /*!<Pages erase only*/
|
|
178 |
#define FLASH_TYPEERASE_MASSERASE (0x01U) /*!<Flash mass erase activation*/
|
|
179 |
|
|
180 |
/**
|
|
181 |
* @}
|
|
182 |
*/
|
|
183 |
|
|
184 |
/** @defgroup FLASHEx_OptionByte_Constants Option Byte Constants
|
|
185 |
* @{
|
|
186 |
*/
|
|
187 |
|
|
188 |
/** @defgroup FLASHEx_OB_Type Option Bytes Type
|
|
189 |
* @{
|
|
190 |
*/
|
|
191 |
#define OPTIONBYTE_WRP (0x01U) /*!<WRP option byte configuration*/
|
|
192 |
#define OPTIONBYTE_RDP (0x02U) /*!<RDP option byte configuration*/
|
|
193 |
#define OPTIONBYTE_USER (0x04U) /*!<USER option byte configuration*/
|
|
194 |
#define OPTIONBYTE_DATA (0x08U) /*!<DATA option byte configuration*/
|
|
195 |
|
|
196 |
/**
|
|
197 |
* @}
|
|
198 |
*/
|
|
199 |
|
|
200 |
/** @defgroup FLASHEx_OB_WRP_State Option Byte WRP State
|
|
201 |
* @{
|
|
202 |
*/
|
|
203 |
#define OB_WRPSTATE_DISABLE (0x00U) /*!<Disable the write protection of the desired pages*/
|
|
204 |
#define OB_WRPSTATE_ENABLE (0x01U) /*!<Enable the write protection of the desired pagess*/
|
|
205 |
|
|
206 |
/**
|
|
207 |
* @}
|
|
208 |
*/
|
|
209 |
|
|
210 |
/** @defgroup FLASHEx_OB_Write_Protection FLASHEx OB Write Protection
|
|
211 |
* @{
|
|
212 |
*/
|
|
213 |
#if defined(STM32F030x6) || defined(STM32F030x8) || defined(STM32F031x6) || defined(STM32F038xx) \
|
|
214 |
|| defined(STM32F051x8) || defined(STM32F042x6) || defined(STM32F048xx) || defined(STM32F058xx) || defined(STM32F070x6)
|
|
215 |
#define OB_WRP_PAGES0TO3 (0x00000001U) /* Write protection of page 0 to 3 */
|
|
216 |
#define OB_WRP_PAGES4TO7 (0x00000002U) /* Write protection of page 4 to 7 */
|
|
217 |
#define OB_WRP_PAGES8TO11 (0x00000004U) /* Write protection of page 8 to 11 */
|
|
218 |
#define OB_WRP_PAGES12TO15 (0x00000008U) /* Write protection of page 12 to 15 */
|
|
219 |
#define OB_WRP_PAGES16TO19 (0x00000010U) /* Write protection of page 16 to 19 */
|
|
220 |
#define OB_WRP_PAGES20TO23 (0x00000020U) /* Write protection of page 20 to 23 */
|
|
221 |
#define OB_WRP_PAGES24TO27 (0x00000040U) /* Write protection of page 24 to 27 */
|
|
222 |
#define OB_WRP_PAGES28TO31 (0x00000080U) /* Write protection of page 28 to 31 */
|
|
223 |
#if defined(STM32F030x8) || defined(STM32F051x8) || defined(STM32F058xx)
|
|
224 |
#define OB_WRP_PAGES32TO35 (0x00000100U) /* Write protection of page 32 to 35 */
|
|
225 |
#define OB_WRP_PAGES36TO39 (0x00000200U) /* Write protection of page 36 to 39 */
|
|
226 |
#define OB_WRP_PAGES40TO43 (0x00000400U) /* Write protection of page 40 to 43 */
|
|
227 |
#define OB_WRP_PAGES44TO47 (0x00000800U) /* Write protection of page 44 to 47 */
|
|
228 |
#define OB_WRP_PAGES48TO51 (0x00001000U) /* Write protection of page 48 to 51 */
|
|
229 |
#define OB_WRP_PAGES52TO57 (0x00002000U) /* Write protection of page 52 to 57 */
|
|
230 |
#define OB_WRP_PAGES56TO59 (0x00004000U) /* Write protection of page 56 to 59 */
|
|
231 |
#define OB_WRP_PAGES60TO63 (0x00008000U) /* Write protection of page 60 to 63 */
|
|
232 |
#endif /* STM32F030x8 || STM32F051x8 || STM32F058xx */
|
|
233 |
|
|
234 |
#if defined(STM32F030x6) || defined(STM32F030x8) || defined(STM32F031x6) || defined(STM32F038xx) \
|
|
235 |
|| defined(STM32F051x8) || defined(STM32F042x6) || defined(STM32F048xx) || defined(STM32F058xx) || defined(STM32F070x6)
|
|
236 |
#define OB_WRP_PAGES0TO31MASK (0x000000FFU)
|
|
237 |
#endif /* STM32F030x6 || STM32F030x8 || STM32F031x6 || STM32F051x8 || STM32F042x6 || STM32F048xx || STM32F038xx || STM32F058xx || STM32F070x6 */
|
|
238 |
|
|
239 |
#if defined(STM32F030x8) || defined(STM32F051x8) || defined(STM32F058xx)
|
|
240 |
#define OB_WRP_PAGES32TO63MASK (0x0000FF00U)
|
|
241 |
#endif /* STM32F030x8 || STM32F051x8 || STM32F058xx */
|
|
242 |
|
|
243 |
#if defined(STM32F030x6) || defined(STM32F031x6) || defined(STM32F042x6) || defined(STM32F048xx) || defined(STM32F038xx)|| defined(STM32F070x6)
|
|
244 |
#define OB_WRP_ALLPAGES (0x000000FFU) /*!< Write protection of all pages */
|
|
245 |
#endif /* STM32F030x6 || STM32F031x6 || STM32F042x6 || STM32F048xx || STM32F038xx || STM32F070x6 */
|
|
246 |
|
|
247 |
#if defined(STM32F030x8) || defined(STM32F051x8) || defined(STM32F058xx)
|
|
248 |
#define OB_WRP_ALLPAGES (0x0000FFFFU) /*!< Write protection of all pages */
|
|
249 |
#endif /* STM32F030x8 || STM32F051x8 || STM32F058xx */
|
|
250 |
#endif /* STM32F030x6 || STM32F030x8 || STM32F031x6 || STM32F051x8 || STM32F042x6 || STM32F048xx || STM32F038xx || STM32F058xx || STM32F070x6 */
|
|
251 |
|
|
252 |
#if defined(STM32F071xB) || defined(STM32F072xB) || defined(STM32F078xx) || defined(STM32F070xB) \
|
|
253 |
|| defined(STM32F091xC) || defined(STM32F098xx) || defined(STM32F030xC)
|
|
254 |
#define OB_WRP_PAGES0TO1 (0x00000001U) /* Write protection of page 0 to 1 */
|
|
255 |
#define OB_WRP_PAGES2TO3 (0x00000002U) /* Write protection of page 2 to 3 */
|
|
256 |
#define OB_WRP_PAGES4TO5 (0x00000004U) /* Write protection of page 4 to 5 */
|
|
257 |
#define OB_WRP_PAGES6TO7 (0x00000008U) /* Write protection of page 6 to 7 */
|
|
258 |
#define OB_WRP_PAGES8TO9 (0x00000010U) /* Write protection of page 8 to 9 */
|
|
259 |
#define OB_WRP_PAGES10TO11 (0x00000020U) /* Write protection of page 10 to 11 */
|
|
260 |
#define OB_WRP_PAGES12TO13 (0x00000040U) /* Write protection of page 12 to 13 */
|
|
261 |
#define OB_WRP_PAGES14TO15 (0x00000080U) /* Write protection of page 14 to 15 */
|
|
262 |
#define OB_WRP_PAGES16TO17 (0x00000100U) /* Write protection of page 16 to 17 */
|
|
263 |
#define OB_WRP_PAGES18TO19 (0x00000200U) /* Write protection of page 18 to 19 */
|
|
264 |
#define OB_WRP_PAGES20TO21 (0x00000400U) /* Write protection of page 20 to 21 */
|
|
265 |
#define OB_WRP_PAGES22TO23 (0x00000800U) /* Write protection of page 22 to 23 */
|
|
266 |
#define OB_WRP_PAGES24TO25 (0x00001000U) /* Write protection of page 24 to 25 */
|
|
267 |
#define OB_WRP_PAGES26TO27 (0x00002000U) /* Write protection of page 26 to 27 */
|
|
268 |
#define OB_WRP_PAGES28TO29 (0x00004000U) /* Write protection of page 28 to 29 */
|
|
269 |
#define OB_WRP_PAGES30TO31 (0x00008000U) /* Write protection of page 30 to 31 */
|
|
270 |
#define OB_WRP_PAGES32TO33 (0x00010000U) /* Write protection of page 32 to 33 */
|
|
271 |
#define OB_WRP_PAGES34TO35 (0x00020000U) /* Write protection of page 34 to 35 */
|
|
272 |
#define OB_WRP_PAGES36TO37 (0x00040000U) /* Write protection of page 36 to 37 */
|
|
273 |
#define OB_WRP_PAGES38TO39 (0x00080000U) /* Write protection of page 38 to 39 */
|
|
274 |
#define OB_WRP_PAGES40TO41 (0x00100000U) /* Write protection of page 40 to 41 */
|
|
275 |
#define OB_WRP_PAGES42TO43 (0x00200000U) /* Write protection of page 42 to 43 */
|
|
276 |
#define OB_WRP_PAGES44TO45 (0x00400000U) /* Write protection of page 44 to 45 */
|
|
277 |
#define OB_WRP_PAGES46TO47 (0x00800000U) /* Write protection of page 46 to 47 */
|
|
278 |
#define OB_WRP_PAGES48TO49 (0x01000000U) /* Write protection of page 48 to 49 */
|
|
279 |
#define OB_WRP_PAGES50TO51 (0x02000000U) /* Write protection of page 50 to 51 */
|
|
280 |
#define OB_WRP_PAGES52TO53 (0x04000000U) /* Write protection of page 52 to 53 */
|
|
281 |
#define OB_WRP_PAGES54TO55 (0x08000000U) /* Write protection of page 54 to 55 */
|
|
282 |
#define OB_WRP_PAGES56TO57 (0x10000000U) /* Write protection of page 56 to 57 */
|
|
283 |
#define OB_WRP_PAGES58TO59 (0x20000000U) /* Write protection of page 58 to 59 */
|
|
284 |
#define OB_WRP_PAGES60TO61 (0x40000000U) /* Write protection of page 60 to 61 */
|
|
285 |
#if defined(STM32F071xB) || defined(STM32F072xB) || defined(STM32F078xx) || defined(STM32F070xB)
|
|
286 |
#define OB_WRP_PAGES62TO63 (0x80000000U) /* Write protection of page 62 to 63 */
|
|
287 |
#endif /* STM32F071xB || STM32F072xB || STM32F078xx || STM32F070xB */
|
|
288 |
#if defined(STM32F091xC) || defined(STM32F098xx) || defined(STM32F030xC)
|
|
289 |
#define OB_WRP_PAGES62TO127 (0x80000000U) /* Write protection of page 62 to 127 */
|
|
290 |
#endif /* STM32F091xC || STM32F098xx || STM32F030xC */
|
|
291 |
|
|
292 |
#if defined(STM32F071xB) || defined(STM32F072xB) || defined(STM32F078xx) || defined(STM32F070xB) \
|
|
293 |
|| defined(STM32F091xC) || defined(STM32F098xx)|| defined(STM32F030xC)
|
|
294 |
#define OB_WRP_PAGES0TO15MASK (0x000000FFU)
|
|
295 |
#define OB_WRP_PAGES16TO31MASK (0x0000FF00U)
|
|
296 |
#define OB_WRP_PAGES32TO47MASK (0x00FF0000U)
|
|
297 |
#endif /* STM32F071xB || STM32F072xB || STM32F078xx || STM32F091xC || STM32F098xx || STM32F070xB || STM32F030xC */
|
|
298 |
|
|
299 |
#if defined(STM32F071xB) || defined(STM32F072xB) || defined(STM32F078xx) || defined(STM32F070xB)
|
|
300 |
#define OB_WRP_PAGES48TO63MASK (0xFF000000U)
|
|
301 |
#endif /* STM32F071xB || STM32F072xB || STM32F078xx || STM32F070xB */
|
|
302 |
#if defined(STM32F091xC) || defined(STM32F098xx) || defined(STM32F030xC)
|
|
303 |
#define OB_WRP_PAGES48TO127MASK (0xFF000000U)
|
|
304 |
#endif /* STM32F091xC || STM32F098xx || STM32F030xC */
|
|
305 |
|
|
306 |
#define OB_WRP_ALLPAGES (0xFFFFFFFFU) /*!< Write protection of all pages */
|
|
307 |
#endif /* STM32F071xB || STM32F072xB || STM32F078xx || STM32F091xC || STM32F098xx || STM32F030xC || STM32F070xB */
|
|
308 |
|
|
309 |
/**
|
|
310 |
* @}
|
|
311 |
*/
|
|
312 |
|
|
313 |
/** @defgroup FLASHEx_OB_Read_Protection Option Byte Read Protection
|
|
314 |
* @{
|
|
315 |
*/
|
|
316 |
#define OB_RDP_LEVEL_0 ((uint8_t)0xAAU)
|
|
317 |
#define OB_RDP_LEVEL_1 ((uint8_t)0xBBU)
|
|
318 |
#define OB_RDP_LEVEL_2 ((uint8_t)0xCCU) /*!< Warning: When enabling read protection level 2
|
|
319 |
it's no more possible to go back to level 1 or 0 */
|
|
320 |
/**
|
|
321 |
* @}
|
|
322 |
*/
|
|
323 |
|
|
324 |
/** @defgroup FLASHEx_OB_IWatchdog Option Byte IWatchdog
|
|
325 |
* @{
|
|
326 |
*/
|
|
327 |
#define OB_IWDG_SW ((uint8_t)0x01U) /*!< Software IWDG selected */
|
|
328 |
#define OB_IWDG_HW ((uint8_t)0x00U) /*!< Hardware IWDG selected */
|
|
329 |
/**
|
|
330 |
* @}
|
|
331 |
*/
|
|
332 |
|
|
333 |
/** @defgroup FLASHEx_OB_nRST_STOP Option Byte nRST STOP
|
|
334 |
* @{
|
|
335 |
*/
|
|
336 |
#define OB_STOP_NO_RST ((uint8_t)0x02U) /*!< No reset generated when entering in STOP */
|
|
337 |
#define OB_STOP_RST ((uint8_t)0x00U) /*!< Reset generated when entering in STOP */
|
|
338 |
/**
|
|
339 |
* @}
|
|
340 |
*/
|
|
341 |
|
|
342 |
/** @defgroup FLASHEx_OB_nRST_STDBY Option Byte nRST STDBY
|
|
343 |
* @{
|
|
344 |
*/
|
|
345 |
#define OB_STDBY_NO_RST ((uint8_t)0x04U) /*!< No reset generated when entering in STANDBY */
|
|
346 |
#define OB_STDBY_RST ((uint8_t)0x00U) /*!< Reset generated when entering in STANDBY */
|
|
347 |
/**
|
|
348 |
* @}
|
|
349 |
*/
|
|
350 |
|
|
351 |
/** @defgroup FLASHEx_OB_BOOT1 Option Byte BOOT1
|
|
352 |
* @{
|
|
353 |
*/
|
|
354 |
#define OB_BOOT1_RESET ((uint8_t)0x00U) /*!< BOOT1 Reset */
|
|
355 |
#define OB_BOOT1_SET ((uint8_t)0x10U) /*!< BOOT1 Set */
|
|
356 |
/**
|
|
357 |
* @}
|
|
358 |
*/
|
|
359 |
|
|
360 |
/** @defgroup FLASHEx_OB_VDDA_Analog_Monitoring Option Byte VDDA Analog Monitoring
|
|
361 |
* @{
|
|
362 |
*/
|
|
363 |
#define OB_VDDA_ANALOG_ON ((uint8_t)0x20U) /*!< Analog monitoring on VDDA Power source ON */
|
|
364 |
#define OB_VDDA_ANALOG_OFF ((uint8_t)0x00U) /*!< Analog monitoring on VDDA Power source OFF */
|
|
365 |
/**
|
|
366 |
* @}
|
|
367 |
*/
|
|
368 |
|
|
369 |
/** @defgroup FLASHEx_OB_RAM_Parity_Check_Enable Option Byte SRAM Parity Check Enable
|
|
370 |
* @{
|
|
371 |
*/
|
|
372 |
#define OB_SRAM_PARITY_SET ((uint8_t)0x00U) /*!< SRAM parity check enable set */
|
|
373 |
#define OB_SRAM_PARITY_RESET ((uint8_t)0x40U) /*!< SRAM parity check enable reset */
|
|
374 |
/**
|
|
375 |
* @}
|
|
376 |
*/
|
|
377 |
|
|
378 |
#if defined(FLASH_OBR_BOOT_SEL)
|
|
379 |
/** @defgroup FLASHEx_OB_BOOT_SEL FLASHEx Option Byte BOOT SEL
|
|
380 |
* @{
|
|
381 |
*/
|
|
382 |
#define OB_BOOT_SEL_RESET ((uint8_t)0x00U) /*!< BOOT_SEL Reset */
|
|
383 |
#define OB_BOOT_SEL_SET ((uint8_t)0x80U) /*!< BOOT_SEL Set */
|
|
384 |
/**
|
|
385 |
* @}
|
|
386 |
*/
|
|
387 |
|
|
388 |
/** @defgroup FLASHEx_OB_BOOT0 FLASHEx Option Byte BOOT0
|
|
389 |
* @{
|
|
390 |
*/
|
|
391 |
#define OB_BOOT0_RESET ((uint8_t)0x00U) /*!< BOOT0 Reset */
|
|
392 |
#define OB_BOOT0_SET ((uint8_t)0x08U) /*!< BOOT0 Set */
|
|
393 |
/**
|
|
394 |
* @}
|
|
395 |
*/
|
|
396 |
#endif /* FLASH_OBR_BOOT_SEL */
|
|
397 |
|
|
398 |
|
|
399 |
/** @defgroup FLASHEx_OB_Data_Address Option Byte Data Address
|
|
400 |
* @{
|
|
401 |
*/
|
|
402 |
#define OB_DATA_ADDRESS_DATA0 (0x1FFFF804U)
|
|
403 |
#define OB_DATA_ADDRESS_DATA1 (0x1FFFF806U)
|
|
404 |
/**
|
|
405 |
* @}
|
|
406 |
*/
|
|
407 |
|
|
408 |
/**
|
|
409 |
* @}
|
|
410 |
*/
|
|
411 |
|
|
412 |
/**
|
|
413 |
* @}
|
|
414 |
*/
|
|
415 |
|
|
416 |
/* Exported functions --------------------------------------------------------*/
|
|
417 |
/** @addtogroup FLASHEx_Exported_Functions
|
|
418 |
* @{
|
|
419 |
*/
|
|
420 |
|
|
421 |
/** @addtogroup FLASHEx_Exported_Functions_Group1
|
|
422 |
* @{
|
|
423 |
*/
|
|
424 |
/* IO operation functions *****************************************************/
|
|
425 |
HAL_StatusTypeDef HAL_FLASHEx_Erase(FLASH_EraseInitTypeDef *pEraseInit, uint32_t *PageError);
|
|
426 |
HAL_StatusTypeDef HAL_FLASHEx_Erase_IT(FLASH_EraseInitTypeDef *pEraseInit);
|
|
427 |
|
|
428 |
/**
|
|
429 |
* @}
|
|
430 |
*/
|
|
431 |
|
|
432 |
/** @addtogroup FLASHEx_Exported_Functions_Group2
|
|
433 |
* @{
|
|
434 |
*/
|
|
435 |
/* Peripheral Control functions ***********************************************/
|
|
436 |
HAL_StatusTypeDef HAL_FLASHEx_OBErase(void);
|
|
437 |
HAL_StatusTypeDef HAL_FLASHEx_OBProgram(FLASH_OBProgramInitTypeDef *pOBInit);
|
|
438 |
void HAL_FLASHEx_OBGetConfig(FLASH_OBProgramInitTypeDef *pOBInit);
|
|
439 |
uint32_t HAL_FLASHEx_OBGetUserData(uint32_t DATAAdress);
|
|
440 |
|
|
441 |
/**
|
|
442 |
* @}
|
|
443 |
*/
|
|
444 |
|
|
445 |
/**
|
|
446 |
* @}
|
|
447 |
*/
|
|
448 |
|
|
449 |
/**
|
|
450 |
* @}
|
|
451 |
*/
|
|
452 |
|
|
453 |
/**
|
|
454 |
* @}
|
|
455 |
*/
|
|
456 |
|
|
457 |
#ifdef __cplusplus
|
|
458 |
}
|
|
459 |
#endif
|
|
460 |
|
|
461 |
#endif /* __STM32F0xx_HAL_FLASH_EX_H */
|
|
462 |
|
|
463 |
/************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/
|
|
464 |
|